# **Lab 12**

# **Two-Stages Miller OTA**

#### Design With ADT:

I have start design with otptimize buttom in ADT as following



#### Initial design points from ADT



#### Cadence OP simulation with initial sizing



#### Results of initial sizing

| Test                  | Output | Nominal | Spec | Weight | Pass/Fail |
|-----------------------|--------|---------|------|--------|-----------|
|                       |        |         |      |        |           |
| TrainLAB:session_15:1 | Av Mag | 1.014k  |      |        |           |
| TrainLAB:session_15:1 | Av dB  | 60.12   |      |        |           |
| TrainLAB:session_15:1 | BW     | 200.7k  |      |        |           |
| TrainLAB:session_15:1 | UGF    | 190.9M  |      |        |           |
| TrainLAB:session_15:1 | GBW    | 204M    |      |        |           |
| TrainLAB:session 15:1 | PM     | 70.4    |      |        |           |

#### Tuning Process:

As shown from previous results that all specs are achieved except gate capacitance spec so I have take the following design decision

- Decrease width of input pair to decrease capacitance but this will affect gain as I decreased length by the same ratio to save OP of input pair.
- To increase gain and GBW of OTA I have increased current in both 1<sup>st</sup> and 2<sup>nd</sup> stage.
- Then increase the Gm of 2<sup>nd</sup> stage and decrease Gm of 1<sup>st</sup> stage as UGF and PM of OTA have dropped.
- And also to increase PM I have increased length of 1<sup>st</sup> stage current mirror load to increase Rout.
- And finally to tune UGF with PM increase compensation resistor to make zero come in action with pole and increase PM without affecting UGF.

### Schematic with final sizing:



#### Results from ADEXL after tuning:

| Test                  | Output | Nominal | Spec | Weight | Pass/Fail |
|-----------------------|--------|---------|------|--------|-----------|
|                       |        |         |      |        |           |
| TrainLAB:session_15:1 | Av Mag | 1.163k  |      |        |           |
| TrainLAB:session_15:1 | Av dB  | 61.31   |      |        |           |
| TrainLAB:session_15:1 | BW     | 204.8k  |      |        |           |
| TrainLAB:session_15:1 | UGF    | 226.7M  |      |        |           |
| TrainLAB:session_15:1 | GBW    | 238.7M  |      |        |           |
| TrainLAB:session_15:1 | PM     | 74.62   |      |        |           |

# OP parameters from schematic after tuning:



# Bode Plot



## Results with Corners

|      | Parameter | Nominal |      |        |           |     |     | C0  | C1   |
|------|-----------|---------|------|--------|-----------|-----|-----|-----|------|
|      | IB        | 100u    |      |        |           |     |     | 90u | 110u |
|      | Vdd       | 1.8     |      |        |           |     |     | 1.6 | 2    |
|      |           |         |      |        |           | •   |     | ,   |      |
| Test | Output    | Nominal | Spec | Weight | Pass/Fail | Min | Max | C0  | C1   |

| Test                  | Output | Nominal | Spec | Weight | Pass/Fail | Min    | Max    | C0     | C1     |
|-----------------------|--------|---------|------|--------|-----------|--------|--------|--------|--------|
|                       |        |         |      |        |           |        |        |        |        |
| TrainLAB:session_15:1 | Av Mag | 1.163k  |      |        |           | 1.005k | 1.246k | 1.005k | 1.246k |
| TrainLAB:session_15:1 | Av dB  | 61.31   |      |        |           | 60.04  | 61.91  | 60.04  | 61.91  |
| TrainLAB:session_15:1 | BW     | 204.8k  |      |        |           | 202.7k | 220.5k | 220.5k | 202.7k |
| TrainLAB:session_15:1 | UGF    | 226.7M  |      |        |           | 207M   | 241.8M | 207M   | 241.8M |
| TrainLAB:session_15:1 | GBW    | 238.7M  |      |        |           | 222M   | 253.2M | 222M   | 253.2M |
| TrainLAB:session_15:1 | PM     | 74.62   |      |        |           | 73.66  | 75.54  | 73.66  | 75.54  |

From previous results it's clear that all specs have been achieved with all corners for IB and VDD.